## **Down Scaling of CMOSc**

- MOS devices have been scaled to achieve
  - Higher density
  - Higher performance
  - Low power consumption

#### **Disadvantages:**

- Electric field within gate oxide grows larger
- Short channel effects



#### Moore's Law

#### Moore's Law

- Moore's Law-In 1965, Gordon Moore postulated that the number of
  - transistors per unit area on integrated circuits will double every 18 months.
  - Clock frequency gets doubled every 34 to 36 months





Figure 2 MOSFET scaling rule [2]

Reducing the critical dimensions while keeping the electrical field constant yields

- higher speed
- reduced power consumption of a digital MOS circuit



## **Scaling Rules**

- Constant Field scaling
- Constant Voltage scalcing

Scaling of the device does not only mean the reduction of the Channel Length. It includes the proper scaling of all other device dimensions.

<u>Constant Field Scaling</u>-It yields the reduction in the power-delay product of the transistor. Hence, it requires the reduction in power supply for reduced feature size.

<u>Constant Voltage Scaling</u>-This is a preferred scaling technique as it provides voltage compatibility with other technologies. Due to this electric field gets higher in smaller devices which causes mobility degradation, velocity saturation etc.



## Constant Field scaling

 Maintain constant electric field even though we scale down so that the pressure is constant, electric field is maintained within saturation

| Parameter                                     | Scaled parameter |
|-----------------------------------------------|------------------|
| Channel length (L)                            | 1/α              |
| Width (W)                                     | 1/α              |
| Substrate doping (N <sub>A</sub> )            | α                |
| Depletion layer thickness (d)                 | 1/α              |
| Gate delay (τ <sub>p</sub> )                  | 1/α              |
| Load capacitance (C <sub>L</sub> )            | 1/α              |
| Supply voltage (V)                            | 1/α              |
| Gate oxide thickness (tox)                    | 1/α              |
| Current (I)                                   | 1/α              |
| Current density (J)                           | α                |
| Transconductance (g <sub>m</sub> )            | 1                |
| Junction depth (x <sub>j</sub> )              | 1/α              |
| Static power dissipation (P <sub>stat</sub> ) | $1/\alpha^2$     |
| Dynamic power dissipation (P <sub>dyn</sub> ) | $1/\alpha^2$     |



### **Constant Voltage scaling**

• The supply voltage (V<sub>DD</sub>) is maintained constant but other parameter is varied to have E within saturation

| Parameter                                     | Scaled parameter |
|-----------------------------------------------|------------------|
| Channel length (L)                            | 1/α              |
| Junction depth (x <sub>j</sub> )              | 1/α              |
| Substrate doping (N <sub>A</sub> )            | α                |
| Depletion layer thickness (d)                 | 1/α              |
| Transconductance (g <sub>m</sub> )            | α                |
| Static power dissipation (P <sub>stat</sub> ) | α                |
| Dynamic power dissipation (P <sub>dyn</sub> ) | α                |
| Current (I)                                   | α                |
| Gate delay $(\tau_p)$                         | 1/α²             |
| Load capacitance (C <sub>L</sub> )            | 1/α              |
| Channel width (W)                             | 1/α              |
| Supply voltage (V)                            | 1                |
| Gate oxide thickness (tox)                    | 1/α              |
| Current density (J)                           | $\alpha^3$       |



### Components of Leakage Power due to scaling of MOSFET

$$P_{dynamic} = C_L . V_{DD}^2 . f$$
  $P_{static} = I_{leak} . V_{DD}$ 

- Supply voltage has been scaled down to keep power consumption under control
- •The threshold voltage scaling results in substantial increase of the leakage current



Figure b Components of leakage power due to short channel effects

- •pn Junction Reverse-Bias Current (I,)
- Subthreshold Leakage (I<sub>2</sub>)
- Tunneling into and Through Gate Oxide(I<sub>3</sub>)
- Injection of Hot Carriers from Substrate to Gate Oxide (I₄)
- •Gate-Induced Drain Leakage (I<sub>5</sub>)
- Punchthrough(I<sub>6</sub>)



Figure c Exponential increase in the off-current of MOSFET due to the downscaling of threshold voltage reduction

### **Short Channel Effects**

- Reverse biased diode leakage
- Gate oxide tunnelling
- Gate induced drain leakage (GIDL)
- Subthreshold leakage
- Drain-induced barrier lowering (DIBL)
- Negative bias temperature instability (NBTI)
- Hot carriers
- Lightly doped drain (LDD)



## Reverse biased diode leakage

- The drain/source and substrate junctions in a MOS transistor are reverse biased during transistor operation. This
  results in reverse-biased leakage current in the device. This leakage current can be due to drift/diffusion of minority
  carriers in the reverse-biased region and electron-hole pair generation due to the avalanche effect. The pn junction
  reverse-biased leakage current depends on doping concentration and junction area.
- For heavily doped pn junction of drain/source and substrate regions, the band-to-band tunneling (BTBT) effect dominates the reverse bias leakage current. In band-to-band tunneling, electrons tunnel directly from the valence band of the p region to the conduction band of the n region. BTBT is visible for electric fields greater than 10<sup>6</sup> V/cm.



BTBT due to high electric field across reverse-biased junction

It occurs when the total voltage drop across the junction, applied reverse bias  $(V_{applied})$  and the built-in potential  $(V_{bi})$  is larger than the band-gap

## Gate oxide tunneling

- ☐ With scaling of transistor to nanometer dimensions the thickness of the oxide layer is scaled down and it leads to increase in electric field across the oxide layer
- ☐ Resulting in a **leakage current from gate to substrate region** through the thin oxide layer due to the negative gate bias and also leakage current from substrate region to gate due to positive gate bias.



### Gate Induced Drain Leakage

GIDL(Gate Induced Drain Leakage) occurs where the gate partially overlaps with the drain of the MOSFET and It is more pronounced when Vds levels are at High potential and Vgs is at low potential. Gate-induced drain leakage current is due to the band-to-band tunneling process in silicon in the gate-to-drain overlap region. This drain leakage current increases with increasing Vd and decreasing Vg.GIDL(Gate Induced Drain Leakage) is directly proportional to the gate-drain overlap area.



## Subthreshold leakage

Subthreshold conduction in CMOS transistors is the leakage current that flows between the source and drain of a transistor when it is supposed to be in the 'off' state

- The sub threshold current always flows from source to drain even if the gate to source voltage is lesser than the threshold voltage of the device.
- This happens due to the carrier diffusion between the source and drain regions of the CMOS transistor in weak inversion.
- When gate to source voltage is smaller than but very close to threshold voltage of the device then sub threshold current becomes significant.



## Drain-induced barrier lowering (DIBL)

One of the major challenges in transistor scaling are the "Short Channel Effects" with channel length ( $L_G$ ) < 100nm.

DIBL occurs when **high drain voltage** is applied to short-channel devices, the depletion region of the drain interact with the source depletion region as the **source potential barrier height is lowered resulting in injection of the carrier into to the channel from the source** due to the reduced threshold voltage as it is not dependent of gate voltage.

- **Punch Through** For short Channel, the depletion region from the drain can reach the source side and reduces the barrier for electron injection
- **Drain Induced Barrier Lowering(DIBL)** the barrier for electron injection from source to drain decreases. This is known as drain induced barrier lowering (DIBL)







### **Hot Carrier Effect**

- With decreased MOSFET gate length, hot carrier induced degradation has become one of the most important reliability concerns.
- In the hot carrier effect, carriers are accelerated by the channel electric fields and become trapped in the oxide.
- These trapped charges cause time dependent shifts in measured device parameters, such as the
  - threshold voltage (V<sub>TH</sub>),
  - transconductance (G<sub>M</sub>),
  - linear (I<sub>D,LIN</sub>)
  - saturation (I<sub>D.SAT</sub>) drain current.



In time, substantial device parameter degradation can occur, resulting in device failure.



## Negative bias temperature Instability (NBTI)

- Negative Bias Temperature Instability (NBTI) is a key reliability issue in MOSFETs.
- It is of immediate concern in p-channel MOs devices, since they almost always operate with negative gate-to-source voltage; however, the very same mechanism affects also n-MOS transistors when biased in the accumulation regime, i.e. with a negative bias applied to the gate too.
- NBTI manifests as an increase in the threshold voltage, a degradation of the mobility, drain current and trans-conductance.
- It is become a reliability issue in silicon integrated circuits, because gate electric field have increased as a result of scaling, increased chip operating temperature, surface p-channel MOSFETs have replaced buried channel devices, and nitrogen is routinely added to thermally grown SiO2.



## Lightly doped drain (LDD)

- For deep submicron CMOS devices the internal lateral electric field is very high. Under this high electric field the hot carrier effects cause aging and avalanche breakdown which is not desirable for the operation of CMOS circuits.
- The hot carrier effects should be reduced, the best way to reduce is by reducing the lateral electric field in the channel at the drain side.
- The LDD structure is used to reduce the lateral electric field at the drain side by doping n- on either side and a spacer is doped around the gate

